Part Number Hot Search : 
MN347H UR3060 00095 UE203012 744204 IRKU105 000MHZ 5365F5
Product Description
Full Text Search
 

To Download HY62LF16806A-SMC Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  this document is a general product description and is subject to c hange without notice. hynix semiconductor inc does not a ssume any responsibility for use of circuits described. no patent licenses are implied. rev. 02 / jan . 2002 hynix semiconductor hy62lf16806a series 512 kx16bit full cmos sram document title 512k x16 bit 2.5v super low power full cmos slow sram revision history revision no history draft date remark 00 initial draft apr.10.2001 preliminary 01 change logo apr.28.20 01 - hyundai hynix 02 change dc parameter j an .28.2002 - isb1 (ll) : 3 0u a 25 u a - isb1 (ty p ) : 8 u a 1 u a - icc 1 (1us) : 5 ma 4ma change d ata r etention - iccdr (l l) : 25 u a 1 5ua change ac parameter - t oe : 40 ns 35 ns @70 ns
hy62lf16806a series rev.0 2 / jan . 2002 2 des cription the hy62lf16806a is a high speed, super low power and 8 mbit full cmos sram organized as 5 2 4 , 288 words by 16bits. the hy62lf16806a uses high performance full cmos process technology and is designed for high speed and low power circuit technology. it is particularly well - suited for the high density low power system application. this device has a data retention mode that guarantees data to remain valid at a minimum power supply voltage of 1. 2 v. features fully static operation and tri - state outp ut ttl compatible inputs and outputs battery backup(ll/sl - part) - 1. 2 v(min) data retention standard pin configuration - 48 - ubga product voltage speed operation standby current(ua) temperature no. (v) (ns) current /icc (ma) ll sl ( c ) hy62lf16806a - c 2.3~2.7 70/85/100 3 3 0 8 0~70 hy62lf16806a - i 2.3~2.7 70/85/100 3 3 0 8 - 45 ~85 note 1. c : commercial , i : industrial 2. current value is max. pin connection ( top view ) block diagram pin description pin name pin fun c tion pin name pin fun ct ion /cs 1, cs2 chip select i/o1~i/o16 data input s / output s /we write enable a0~a1 8 address input s /oe output enable vcc power( 2.3v~2.7v ) /lb low er byte control(i/o1~i/o8) vss gro und /ub upper byte control(i/o9~i/o16) nc no connection 1 2 3 4 5 6 a b c d e f g h /lb io 9 io1 0 /oe a0 a1 a2 cs2 /ub a3 a 4 /cs 1 io1 io1 1 a 5 a 6 io2 io3 vss io1 2 a 17 a 7 io4 vcc vcc io1 3 vss a16 io5 vss io1 5 io1 4 a 14 a1 5 io 6 io 7 io16 nc a1 2 a1 3 /we io8 a18 a 8 a9 a1 0 a1 1 nc memory array 512k x 16 row decoder sense amp write driver data i/o buffer i/o1 i/o8 i/o9 i/o16 column decoder block decoder pre decoder add input buffer a18 /cs1 /oe /lb /ub /we cs2
hy62lf16806a series rev.0 2 / jan . 2002 2 ordering information part no. speed power package temp. hy62 l f16806a - d m c 70/85/100 ll - part ubga c hy62 l f16806a - sm c 70/85/100 sl - part ubga c hy62 l f16806a - d mi 70/85/100 ll - part ubga i hy62 l f16806a - smi 70/85/100 sl - part ubga i note 1. c : commercial , i : industrial absolute maximum ratings (1) symbol parameter rating unit remark v in, v out input/output voltage - 0.2 to 3.6 v vcc power supply - 0.2 to 4. 6 v 0 to 70 c hy62lf16806a - c t a operating temperature - 40 to 85 c hy62lf16806a - i t stg storage temperature - 55 to 150 c p d power dissipation 1.0 w t solder ball soldering temperature & time 260 10 c sec note 1. stresses greater than those listed under absolute maximum ratings may cause permanent damage to the device. this is stress rating only and the functional operation of the device under these or any other conditions above those indicated in the operation of this specification is not implied. exposure to the absolute maximum rating conditions for extended period may affect reliability. truth table i/o pin /cs1 cs2 /we /oe /lb /ub mode i/o1~i/o8 i/o9~i/o16 power h x x x x x hi - z hi - z x l x x x x hi - z hi - z x x x x h h des elected hi - z hi - z standby l h h h l x hi - z hi - z l h h h x l output disabled hi - z hi - z active l h d out hi - z h l hi - z d out l h h l l l read d out d out active l h d in hi - z h l hi - z d in l h l x l l write d in d in active note: 1. h=v ih , l=v il , x=don't care ( v ih or v il ) 2. ub, lb(upper, lower byte enable) these active low inputs allow individual bytes to be written or read. when lb is low, data is written or read to the lower byte, i/o1 - i/o8. when ub i s low, data is written or read to the upper byte, i/o9 - i/o16.
hy62lf16806a series rev.0 2 / jan . 2002 3 recommended dc operating condition symbol parameter min. typ. max. unit vcc supply voltage 2. 3 2.5 2. 7 v vss ground 0 0 0 v v ih input high voltage 2. 0 - vcc+0. 3 v v il input low voltag e - 0. 3 (1) - 0. 6 v note : 1. vil = - 1.5v for pulse width less than 30ns dc electrical characteristics vcc = 2.3 v ~2.7v , t a = 0 c to 70 c / - 40 c to 85 c sym parameter test condition min ty p 1. max unit i li input leakage current vss < v in < vcc - 1 - 1 ua i lo output leakage current vss < v out < vcc, /cs 1 = v ih or cs2=v il or / oe = v ih or /we = v il or / ub = v ih , /lb = v ih - 1 - 1 ua icc operating power supply curren t /cs 1 = v il , cs2=v ih , v in = v ih or v il, i i/o = 0ma 3 ma /cs 1 = v il, cs2 = v ih , v in = v ih or v il, cycle time = min, 100% duty, i i/o = 0ma 30 ma i cc1 average operating cu rrent /cs 1 < 0.2v , cs2 > vcc - 0.2v, v in < 0.2v or v in > vcc - 0.2v , cycle time = 1us, 100% duty, i i/o = 0ma 4 ma i sb standby current (ttl input) /cs 1 = v ih or cs2 = v il or /ub, /lb = v ih v in = v ih or v il 0.3 ma sl - 8 ua i sb1 standby current (cmos input) /cs 1 > vcc - 0.2v or cs2 < vss + 0.2v or /ub, /lb > vcc - 0.2v v in > vcc - 0.2v or v in < vss + 0.2v ll 1 25 ua v ol output low i ol = 0.5ma - - 0. 4 v v oh output high i oh = - 0.5ma 2. 0 - - v note : 1. typical values are at vcc = 2.5v , t a = 25 c 2. typical values are not 100% tested capacitance (temp = 25 c , f = 1.0mhz) symbol parameter condition max. unit c in input capacitance (add, /cs 1 ,cs2,/lb,/ub , /we, /oe) v in = 0v 8 pf c out output capacitance (i/o) v i/o = 0v 10 pf note : these parameters are sampled and not 100% tested
hy62lf16806a series rev.0 2 / jan . 2002 4 ac characteristics vcc = 2.3 v ~2.7v , t a = 0 c to 70 c/ - 40 c to 85 c , unless otherwise specified - 70 - 85 - 10 # symbol par ameter min. max. min. max. min max. read cycle 1 trc read cycle time 70 - 85 - 100 - ns 2 taa address access time - 70 - 85 - 100 ns 3 tacs chip select access time - 70 - 85 - 100 ns 4 toe output enable to output valid - 35 - 45 - 50 ns 5 tba /lb, /ub access time - 70 - 85 - 100 ns 6 tclz chip select to output in low z 10 - 10 - 10 - ns 7 tolz output enable to output in low z 5 - 5 - 5 - ns 8 tblz /lb, /ub enable to output in low z 10 - 10 - 10 - ns 9 tchz chip desele ction to output in high z 0 30 0 30 0 30 ns 10 tohz out disable to output in high z 0 30 0 30 0 30 ns 11 tbhz /lb, /ub disable to output in high z 0 30 0 30 0 30 ns 12 toh output hold from address change 10 - 10 - 15 - ns write cycle 13 twc write cycle time 70 - 85 - 100 - ns 14 tcw chip selection to end of write 60 - 70 - 80 - ns 15 taw address valid to end of write 60 - 70 - 80 - ns 16 tbw /lb, /ub valid to end of write 60 - 70 - 80 - ns 17 tas address set - up time 0 - 0 - 0 - ns 18 t wp write pulse width 50 - 55 - 75 - ns 19 twr write recovery time 0 - 0 - 0 - ns 20 twhz write to output in high z 0 25 0 30 0 35 ns 21 tdw data to write time overlap 30 - 35 - 45 - ns 22 tdh data hold from write time 0 - 0 - 0 - ns 23 tow output act ive from end of write 5 - 5 - 10 - ns ac test conditions t a = 0 c to 70 c( commercial )/ - 40 c to 85 c , unless otherwise specified parameter value input pulse level 0.4v to 2.2v input rise and fall time 5ns input and output timing reference level 1. 1 v tclz,tolz,tblz,tchz,tohz,tbhz,twhz,tow cl = 5 pf + 1ttl load output load other cl = 30pf + 1ttl load ac test loads d out 3345 ohm cl(1) 3067 ohm v tm = 2.3v note 1 . including jig and scope capacitance unit
hy62lf16806a series rev.0 2 / jan . 2002 5 timing diagram read cycle 1(note 1 ,4 ) read cycle 2(note 1,2,4) trc taa data valid previous data toh toh addr data out read cycle 3(note 1, 2 ,4) /cs1 /ub, /lb tacs data valid tclz(3) tchz(3) data out cs2 notes: 1. read cycle occurs whenever a high on the /we and /oe is low, while /ub and / or /lb and /cs 1 and cs2 are in active status. 2. /oe = v il 3. transition is measured + 200mv from steady state voltage. this parameter is sampled and not 100% tested. 4. /cs 1 in high for the standby, low for active cs 2 in low for the standby, high for active . /ub and /lb in h igh for the standby, low for active data valid high - z addr data out trc / cs1 cs2 / ub ,/ lb / oe taa tacs tba toe tclz (3) tblz (3) t olz (3) toh t chz (3) t bhz (3) tohz (3)
hy62lf16806a series rev.0 2 / jan . 2002 6 write cycle 1 (1,4,8) (/we controlled) write cycle 2 (note 1,4, 8) (/cs1, cs2 controlled) data valid addr data out / cs1 cs2 / ub , / lb / we twc tcw twr (2) tbw taw twp data in high-z tas twhz (3,7) tdw tdh tow (5) ( 6 ) data valid addr data out / cs1 cs2 / ub, / lb / we twc tcw twr (2) tbw taw twp data in tdw tdh high - z high - z tas
hy62lf16806a series rev.0 2 / jan . 2002 7 notes: 1. a write occurs whenever a low on the /we while /ub and/or /lb a nd /cs 1 and cs2 are in active state. 2. twr is measured from the earlier of /cs 1 , /lb, /ub, or /we going high or cs2 going low to the end of write cycle. 3. during this period, i/o pins are in the output state so that the input signals of opposite p hase to the output must not be applied. 4. if the /cs 1 , /lb and /ub low transition and cs2 high transition occur simultaneously with the /we low transition or after the /we transition, outputs remain in a high impedance state. 5 . q(data out) is t he same phase with the write data of this write cycle. 6. q(data out) is the read data of the next address. 7. transition is measured + 200mv from steady state. this parameter is sampled and not 100% tested. 8. /cs 1 in high for the standby, low for ac tive cs 2 in low for the standby, high for active . /ub and /lb in high for the standby, low for active data retention electric characteristic t a = 0 c to 70 c( commercial )/ - 40 c to 85 c symbol parameter test condition min typ 1. max unit v dr vcc for data retention /cs 1 > vcc - 0.2v or cs2 < vss + 0.2v or /ub, /lb > vcc - 0.2v, v in > vcc - 0.2v or v in < vss + 0.2v 1. 2 - 2.7 v sl - - 8 ua iccdr data retention current vcc= 1.5v , /cs 1 > vcc - 0.2v or cs2 < vss + 0.2v or /ub, /lb > vcc - 0.2v v in > vcc - 0.2v or v in < vss + 0.2v ll - - 15 ua t cdr chip deselect to data retention time 0 - - ns tr operating recovery time see data retention timing diagram trc - - ns notes: 1. typical values are under the condition of t a = 25 c . 2. trc is read cycle time. data retention timing diagram 1 / cs1 vdr cs1>vcc - 0.2v tcdr tr vss vcc 2.3v vih data retention mode
hy62lf16806a series rev.0 2 / jan . 2002 8 data retention timing diagram 2 0.4v vdr tcdr tr vss vcc cs2 2.3v data retention mode cs2<0.2v
hy62lf16806a series rev.0 2 / jan . 2002 9 package information 48ball micro ball grid array package(m) bottom view top view b a a1 corner index area 6 5 4 3 2 1 a a b c d c c1 e 3.0 x 5.0 min f flat area g c1/2 h b1/2 b1 side view 5 e1 e2 c e seating plane 4 a r 3 d(diameter) symbol min. typ. max. a - 0.75 - b - 3.75 - b1 - 7. 4 - c - 5.25 - c1 - 8. 5 - d 0.3 0.35 0.4 e 0.85 0.9 0.95 e1 0.6 0.65 0.7 e2 0.2 0.25 0.3 r - - 0.08 note 1. dimensioning and tolerancing per asme y14. 5 m - 1994. 2. all dimensions are millimeters. 3. dimension ?d? is measured at the maximum solder ball diameter in a plane parallel to datum c. 4. primary datum c(seating plane) is defined by the crown of the solder balls. 5 . this is a controlling dimension.
hy62lf16806a series rev.0 2 / jan . 2002 10 marking ins truction package marking example h y l f 6 8 0 6 a c s s t y w w p x x x x x k o r ubga index hylf680 6 a : part name c : power consumption - d : low low power - s : super low power ss : speed - 55 : 55ns - 70 : 70ns - 85 : 85ns t : temperature - c : commercial ( - 0 ~ 7 0 c ) - i : industrial ( - 40 ~ 85 c ) y : year (ex : 0 = year 2000, 1= year 2001) ww : work week ( ex : 12 = work week 12 ) p : process code xxxxx : lot no. kor : origin country note - capital letter : fixed item - small letter : non - fixed item package marking example h y f 6 8 0 a c s s t y w w p x x x x x k o r ubga index : part name c : power consumption - d : low low power - s : super low power ss : speed - 55 : 55ns - 70 : 70ns - 85 : 85ns t : temperature - c : commercial ( - 0 ~ 70 c ) - i : industrial ( - 40 ~ 85 c ) y : year (ex : 0 = year 2000 , 1= year 2001) ww : work week ( ex : 12 = work week 12 ) p : process code xxxxx : lot no. kor : origin country note - capital letter : fixed item - small letter : non - fixed item l l l l l l l l l


▲Up To Search▲   

 
Price & Availability of HY62LF16806A-SMC

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X